Denon-DVD5910-dvd-sm维修电路图 手册.pdf
《Denon-DVD5910-dvd-sm维修电路图 手册.pdf》由会员分享,可在线阅读,更多相关《Denon-DVD5910-dvd-sm维修电路图 手册.pdf(163页珍藏版)》请在收音机爱好者资料库上搜索。
1、SERVICE MANUAL DVD AUDIO-VIDEO / SUPER AUDIO PLAYER MODELDVD-5910 For U.S.A. read only during reset. TDMDR28ITDM receive data input. TDMCLK29ITDM clock input. TDMFS30ITDM frame sync input. TDMTSC#31OTDM output enable (active-low). TWS 32 OAudio transmit frame sync output. SEL_PLL2ISystem and DSCK ou
2、tput clock frequency selection is made at the rising edge of RESET#. The matrix below lists the available clock frequencies and their respective PLL bit settings. Strapped to VCC or ground via 4.7-k resistor; read only during reset. RSELSelection 016-bit ROM 18-bit ROM SEL_PLL2SEL_PLL1SEL_PLL0PLL Se
3、ttings 000DCLK 4.5 001DCLK 5.0 010Bypass 011DCLK 4.0 100DCLK 4.25 101DCLK 4.75 110DCLK 5.5 111DCLK 6.0 RadioFans.CN 43 DVD-5910/DVD-A1XV TSD0 33 OAudio transmit serial data port 0. SEL_PLL0IRefer to the description and matrix for SEL_PLL2 pin 32. TSD1 36 OAudio transmit serial data port 1. SEL_PLL1I
4、Refer to the description and matrix for SEL_PLL2 pin 32. TSD237OAudio transmit serial data output 2. TSD338OAudio transmit serial data output 3. NC48No connect pins. Leave open. MCLK39I/OAudio master clock for audio DAC. TBCK40OAudio transmit bit clock. SEL_PLL3 41 IClock source select. Strapped to
5、VCC or ground via 4.7-k resistor; read only during reset. SPDIF_OUTOS/PDIF output. SPDIF_IN42IS/PDIF input. RSD45IAudio receive serial data. RWS46IAudio receive frame sync. RBCK47IAudio receive bit clock. XIN49I27-MHz crystal input. XOUT50O27-MHz crystal output. AVEE51PAnalog power for PLL. AVSS52GA
6、nalog ground for PLL. DMA11:053:58, 61:66ODRAM address bus. DCAS#69ODRAM column address strobe. DOE# 70 ODRAM output enable (active-low). DSCK_ENODRAM clock enable. DWE#71ODRAM write enable (active-low). DRAS#72ODRAM row address strobe (active-low). DMBS073ODRAM bank select 0. DMBS174ODRAM bank sele
7、ct 1. DB15:077:82, 85:90, 93:96I/ODRAM data bus. DCS1:0#97,100ODRAM chip select (active-low). DQM101OData input/output mask. ES6138F Pin Description (Continued) NamePin NumbersI/ODefinition SEL_PLL3Clock Source 0Crystal oscillator 1DCLK input RadioFans.CN 44 DVD-5910/DVD-A1XV DSCK102OOutput clock to
8、 DRAM. DCLK105IClock input to PLL. YUV0 106 OYUV pixel 2 output data. CAMIN2ICamera YUV 2. UDACOVideo DAC output. F: CVBS/chroma signal for simultaneous mode. Y: Luma component for YUV and Y/C processing. C: Chrominance signal for Y/C processing. U: Chrominance component signal for YUV mode. V: Chro
9、minance component signal for YUV mode. YUV1 107 OYUV pixel 1 output data. VREFIInternal voltage reference to video DAC. Bypass to ground with 0.1-F capacitor. YUV2 108 OYUV pixel 2 output data. CDACOVideo DAC output. Refer to description and matrix for UDAC pin 106. YUV3 109 OYUV pixel 3 output data
10、. COMPICompensation input. Bypass to ADVEE with 0.1-F capacitor. YUV4 110 OYUV pixel 4 output data. RSETIDAC current adjustment resistor input. ADVEE111PAnalog power for video DAC. ES6138F Pin Description (Continued) NamePin NumbersI/ODefinition Pin115114113108106 ValueF DACV DACY DACC DACU DAC 0CVB
11、S/ChromaCVBS1YCN/A 1CVBS/ChromaCVBS1YCCVBS2 2CVBS/ChromaN/AYCN/A 3CVBS/ChromaCVBS1N/AN/ACVBS2 4CVBS/ChromaCVBS1N/AN/AN/A 5CVBS/ChromaCVBS1YPbPr 6CVBS/ChromaN/AYPbPr 7N/ASYNCGBR 8CVBS/ChromaChromaYPbPr 9CVBSCVBS1GBR 10CVBSCVBS1GRB 11N/ASYNCGRB 12CVBS/ChromaN/AYPrPb 13CVBS/ChromaCVBS1YPrPb 14ChromaYGR
12、B RadioFans.CN 45 DVD-5910/DVD-A1XV ADVSS112GAnalog ground for video DAC. YUV5 113 OYUV pixel 5 output data. YDACOVideo DAC output. Refer to description and matrix for UDAC pin 106. YUV6 114 OYUV pixel 6 output data. VDACOVideo DAC output. Refer to description and matrix for UDAC pin 106. YUV7 115 O
13、YUV pixel 7 output data. FDACOVideo DAC output. Refer to description and matrix for UDAC pin 106. CAMIN3ICamera YUV 3. PCLK2XSCN 116 I/O27-MHz video output pixel clock. CAMIN4ICamera YUV 4. PCLKQSCN 117 O13.5-MHz video output pixel clock. CAMIN5ICamera YUV 5. AUX32I/OAux3 data I/O. VSYNC# 118 I/OVer
14、tical sync (active-low). CAMIN6ICamera YUV 6. AUX31I/OAux3 data I/O. HSYNC# 119 I/OHorizontal sync (active-low). CAMIN7ICamera YUV 7. AUX30I/OAux3 data I/O. HD5:0 122:127 I/OHost data bus lines 5:0. DCI5:0I/ODVD channel data I/O. AUX15:0I/OAux1 data I/O. HD6 128 I/OHost data bus line 6. DCI6I/ODVD c
15、hannel data I/O. AUX16I/OAux1 data I/O. VFD_DOUTIVFD data output. HD7 131 I/OHost data bus line 7. DCI7I/ODVD channel data I/O. AUX17I/OAux1 data I/O. VFD_DINIVFD data input. HD8 132 I/OHost data bus line 8. DCI_FDS#I/ODVD input sector start (active-low). AUX20I/OAux2 data I/O. VFD_CLKIVFD clock inp
16、ut. ES6138F Pin Description (Continued) NamePin NumbersI/ODefinition RadioFans.CN 46 DVD-5910/DVD-A1XV CXD2753R (MA: IC405) () Pin Assignment Block Diagram RadioFans.CN 47 DVD-5910/DVD-A1XV PIN Description Pin NameI/OFunctions 1VSC-It fixed to ground.( for Core) 2XMSLATILatch input for COM serial co
17、mmunication. 3MSCKIShift clock input for COM serial communication. 4MSDATIIData input for COM serial communication. 5VDC-+2.5V Power for Core. 6MSDATOOData output for COM serial communication. “Hi-Z” potential except the output mode. 7MSREADYOCompletion flag of output preparation for COM serial comm
18、unication. “L” is outputted at the time of completion. 8XMSDOEOOutput enable pin for COM serial communication. “L” is outputted at the time of MSDATO mode. 9XRSTIReset pin. The whole IC is reset by at the time of “L” potential. 10SMUTEIpdSoft Mute. Soft mute of the audio output is carried out at the
19、 time of “H” potential. It releases at the time of “L” potential. 11MCKIIMaster Clock input. 12VSIO-It fixed to Ground. Ground for I/O. 13EXCKO1OExternal output Clock 1. 14EXCKO2OExternal output Clock 2. 15LRCKO44.1kHz, 1Fs Clock output. 16FRAMEOFrame signal output. 17VDIO-+3.3V Power for I/O. 18MNT
20、0OMonitor output. 19MNT1OMonitor output. 20MNT2OMonitor output. 21MNT3OMonitor output. 22TESTOOOutput terminal for a Test. (open) 23TESTOOOutput terminal for a Test.(open) 24TESTOOOutput terminal for a Test.(open) 25TESTOOOutput terminal for a Test.(open) 26TCKIClock input for a Test. It fixed to “L
21、” potential. 27TDIIpuInput pin(pull-up) for a Test.(open) 28VSC-It fixed to Ground. Ground for CORE. 29TDOOOutput for a Test.(open). 30TMSIpuInput pin(pull-up) for a Test.(open) 31TRSTIpuReset pin(pull-up) for a Test. Input the Power-on reset signal or fixed to “L” potential. 32TEST1ITest input pin.
22、 It fixed to “L” potential. 33TEST2ITest input pin. It fixed to “L” potential. 34TEST3ITest input pin. It fixed to “L” potential. 35VDC-+2.5V Power for CORE. 36TESTOOOut put for TEST. It fixed to open. 37XBITODST monitor. 38SUPDT0OSupplementary data output. (LSB) 39SUPDT1OSupplementary data output.
23、40SUPDT2OSupplementary data output. 41SUPDT3OSupplementary data output. 42VSIO-Ground for I/O. 43SUPDT4OSupplementary data output. 44SUPDT5OSupplementary data output. 45VDIO-+3.3V Power for I/O. 46SUPDT6OSupplementary data output. 47SUPDT7OSupplementary data output. (MSB) 48XSUPAKOSupplementary data
24、 Acknowledge output terminal. 49VSC-Ground for CORE. RadioFans.CN 48 DVD-5910/DVD-A1XV 50TESTOOOutput for TEST. (open) 51TESTIIInput for TEST. It fixed to “L” potential. 52TESTIIInput for TEST. It fixed to “L” potential. 53TESTOOOutput for TEST. (open) 54VDC-+2.5V Power for CORE. 55DSADMLODSD Data o
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- Denon-DVD5910-dvd-sm维修电路图 手册 Denon DVD5910 dvd sm 维修 电路图