HarmanKardon-AVR3550HD-avr-sm2维修电路原理图.pdf
《HarmanKardon-AVR3550HD-avr-sm2维修电路原理图.pdf》由会员分享,可在线阅读,更多相关《HarmanKardon-AVR3550HD-avr-sm2维修电路原理图.pdf(133页珍藏版)》请在收音机爱好者资料库上搜索。
1、 1.1 Features TMP86F409NG9. 8bit Serial Expansion Interface (SEI): 1 channel(MSB/LSB selectable and max. 4Mbps at 16MHz)10.10-bit successive approximation type AD converter- Analog input: 6 ch11. Key-on wakeup : 4 channels12. Clock operationSingle clock modeDual clock mode13. Low power consumption o
2、perationSTOP mode: Oscillation stops. (Battery/Capacitor back-up.)SLOW1 mode: Low power consumption operation using low-frequency clock.(High-frequency clockstop.)SLOW2 mode: Low power consumption operation using low-frequency clock.(High-frequency clockoscillate.)IDLE0 mode: CPU stops, and only the
3、 Time-Based-Timer(TBT) on peripherals operate using high fre-quency clock. Release by falling edge of the source clock which is set by TBTCR.IDLE1 mode: CPU stops and peripherals operate using high frequency clock. Release by interru-puts(CPU restarts).IDLE2 mode: CPU stops and peripherals operate u
4、sing high and low frequency clock. Release by inter-ruputs. (CPU restarts).SLEEP0 mode: CPU stops, and only the Time-Based-Timer(TBT) on peripherals operate using low fre-quency clock.Release by falling edge of the source clock which is set by TBTCR.SLEEP1 mode: CPU stops, and peripherals operate us
5、ing low frequency clock. Release by interru-put.(CPU restarts).SLEEP2 mode: CPU stops and peripherals operate using high and low frequency clock. Release byinterruput.14.Wide operation voltage: 4.5 V to 5.5 V at 16MHz /32.768 kHz 2.7 V to 5.5 V at 8 MHz /32.768 kHz 81AVR3550HD harman/kardonharman/ka
6、rdon RadioFans.CN 收音机爱 好者资料库 TMP86F409NG 1.2Pin AssignmentFigure 1-1 Pin Assignment3231302928272625242322212019181712345678910111213141516 VSS XOUT TEST VDD(XTIN) P21(XTOUT) P22 RESET(STOP/INT5) P20(TXD) P00(SCLK) P02(MISO) P04(MOSI) P03 P14 P16P30 (TC3/PDO3/PWM3) P32 (AIN0) P33 (AIN1) P35 (AIN3/STO
7、P3) P34 (AIN2/STOP2) P37 (AIN5/STOP5) P36 (AIN4/STOP4) P31 (TC4/PDO4/PWM4/PPG4) (RXD) P01 XINP15 P05 (SS) P06 (INT3/PPG) P07 (TC1/INT4) P12 (DVO) P10 (INT0) P13 P11 (INT1) 82AVR3550HD harman/kardonharman/kardon RadioFans.CN 收音机爱 好者资料库 1.3 Block Diagram TMP86F409NG 1.3Block DiagramFigure 1-2 Block Di
8、agram83AVR3550HD harmanharman/kardon/kardon TMP86F409NG 1.4Pin Names and FunctionsThe TMP86F409NG has MCU mode, parallel PROM mode, and serial PROM mode. Table 1-1 shows the pinfunctions in MCU mode. The serial PROM mode is explained later in a separate chapter.Table 1-1 Pin Names and Functions(1/2)
9、Pin NamePin NumberInput/OutputFunctionsP07TC1INT421IOIIPORT07TC1 inputExternal interrupt 4 inputP06INT3PPG20IOIOPORT06External interrupt 3 inputPPG outputP05SS19IOIPORT05SEI master/slave select inputP04MISO14IOIOPORT04SEI master input, slave outputP03MOSI13IOIOPORT03SEI master input, slave outputP02
10、SCLK12IOIOPORT02SEI serial clock input/output pinP01RXD11IOIPORT01UART data inputP00TXD10IOOPORT00UART data outputP1616IOPORT16P1517IOPORT15P1415IOPORT14P1318IOPORT13P12DVO24IOOPORT12Divider OutputP11INT123IOIPORT11External interrupt 1 inputP10INT022IOIPORT10External interrupt 0 inputP22XTOUT7IOOPOR
11、T22Resonator connecting pins(32.768kHz) for inputting external clockP21XTIN6IOIPORT21Resonator connecting pins(32.768kHz) for inputting external clockP20INT5STOP9IOIIPORT20External interrupt 5 inputSTOP mode release signal inputP37AIN5STOP532IOIIPORT37Analog Input5STOP5P36AIN4STOP431IOIIPORT36Analog
12、 Input4STOP484AVR3550HD harmanharman/kardon/kardon TMP86F409NGP35AIN3STOP330IOIIPORT35Analog Input3STOP3P34AIN2STOP229IOIIPORT34Analog Input2STOP2P33AIN128IOIPORT33Analog Input1P32AIN027IOIPORT32Analog Input0P31TC4PDO4/PWM4/PPG426IOIOPORT31TC4 inputPDO4/PWM4/PPG4 outputP30TC3PDO3/PWM325IOIOPORT30TC3
13、 inputPDO3/PWM3 outputXIN2IResonator connecting pins for high-frequency clockXOUT3OResonator connecting pins for high-frequency clockRESET8IReset signalTEST4ITest pin for out-going test. Normally, be fixed to low.VDD5I+5VVSS1I0(GND)Table 1-1 Pin Names and Functions(2/2)Pin NamePin NumberInput/Output
14、Functions85AVR3550HD harmanharman/kardon/kardon 3Revision 1.9256M Double Data Rate Synchronous DRAMA3S56D30ETPA3S56D40ETPPin Assignment (Top View) 66-pin TSOP123456789101112131415161718192021222324252627282930313233666564636261605958575655545352515049484746454443424140393837363534VDDDQ0VDDQDQ1DQ2VSS
15、QDQ3DQ4VDDQDQ5DQ6VSSQDQ7NCVDDQLDQSNCVDDNCLDM/WE/CAS/RAS/CSNCBA0BA1A10/APA0A1A2A3VDDVSSDQ15VSSQDQ14DQ13VDDQDQ12DQ11VSSQDQ10DQ9VDDQDQ8NCVSSQUDQSNCVREFVSSUDM/CLKCLKCKENCA12A11A9A8A7A6A5A4VSS66pin TSOP(II)400mil widthx875mil length0.65mmLead PitchRowA0-12ColumnA0-9 (x8)A0-8 (x16)VDDDQ0VDDQNCDQ1VSSQNCDQ2
16、VDDQNCDQ3VSSQNCNCVDDQNCNCVDDNCNC/WE/CAS/RAS/CSNCBA0BA1A10/APA0A1A2A3VDDVSSDQ7VSSQNCDQ6VDDQNCDQ5VSSQNCDQ4VDDQNCNCVSSQDQSNCVREFVSSDM/CLKCLKCKENCA12A11A9A8A7A6A5A4VSSx8x16CLK, /CLKCKE/CS/RAS/CAS/WEDQ0-15UDM, LDM DM DQ0-7UDQS, LDQS DQS : Master Clock: Clock Enable: Chip Select: Row Address Strobe: Colum
17、n Address Strobe: Write Enable: Data I/O (x16) : Write Mask (x16): Write Mask (x8): Data I/O (x8) : Data Strobe (x16): Data Strobe (x8)A0-12BA0,1VddVddQVssVssQ: Address Input: Bank Address Input: Power Supply: Power Supply for Output: Ground: Ground for Output86AVR3550HD harman/kardonharman/kardon 4
18、Revision 1.9256M Double Data Rate Synchronous DRAMA3S56D30ETPA3S56D40ETPPIN FUNCTIONCLK, /CLKInputClock: CLK and /CLK are differential clock inputs. All address and controlinput signals are sampled on the crossing of the positive edge of CLK andnegative edge of /CLK. Output (read) data is referenced
19、 to the crossings ofCLK and /CLK (both directions of crossing).CKEInputClock Enable: CKE controls internal clock. When CKE is low, internal clockfor the following cycle is ceased. CKE is also used to select auto / self refresh.After self refresh mode is started, CKE becomes asynchronous input. Self
20、refreshis maintained as long as CKE is low./CSInputChip Select: When /CS is high, any command means No Operation./RAS, /CAS, /WEInputCombination of /RAS, /CAS, /WE defines basic commands.A0-12InputA0-12 specify the Row / Column Address in conjunction with BA0,1. The Row Address is specified by A0-12
21、. The Column Address is specified by A0-9(x8) and A0-8(x16). A10 is also used to indicate precharge option. When A10 is high at a read / write command, an auto precharge is performed. When A10 is high at a precharge command, all banks are precharged. BA0,1InputDQ0-7 (x8),DQ0-15 (x16),Input / OutputD
22、QS (x8)Vdd, VssPower SupplyPower Supply for the memory array and peripheral circuitry.VddQ, VssQPower SupplyVddQ and VssQ are supplied to the Output Buffers only.Bank Address: BA0,1 specifies one of four banks to which a command is applied. BA0,1 must be set with ACT, PRE, READ, WRITE commands. Data
23、 Input/Output: Data busData Strobe: Output with read data, input with write data. Edge-aligned with read data, centered in write data. Used to capture write data. For the x16, LDQS corresponds to the data on DQ0-DQ7; UDQS correspond to the data on DQ8-DQ15SYMBOLTYPEDESCRIPTIONDM (x8)InputInput Data
24、Mask: DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH along with that input data during a WRITE access. DM is sampled on both edges of DQS. Although DM pins are input only, the DM loading matches the DQand DQS loading. For the x16, LDM corresponds to the data
25、on DQ0-DQ7; UDM corresponds to the data on DQ8-DQ15.Input / OutputVrefInputSSTL_2 reference voltage.UDQS, LDQS (x16)UDM, LDM (x16)87AVR3550HD harman/kardonharman/kardon 5Revision 1.9256M Double Data Rate Synchronous DRAMA3S56D30ETPA3S56D40ETPBLOCK DIAGRAM/CS/RAS /CAS/WEDMMemoryArrayBank #0DQ0 - 7I/O
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- HarmanKardon AVR3550HD avr sm2 维修 电路 原理图