Onkyo-CR305X-rec-sm维修电路原理图.pdf
《Onkyo-CR305X-rec-sm维修电路原理图.pdf》由会员分享,可在线阅读,更多相关《Onkyo-CR305X-rec-sm维修电路原理图.pdf(25页珍藏版)》请在收音机爱好者资料库上搜索。
1、CD RECEIVER MODEL CR-305X Ref.NO.3654 082000 TABLE OF CONTENTS CR-305X Specifications - Caution on replacement of optical pickup - Protection of eyes from laser bam during servicing - Service procedures - Front panel view - Rear panel view - Remote controller - Microprocessor connection diagram - Mi
2、croprocessor terminal descriptions - IC Block diagram and descriptions - CD Mechanism exploded view - Replacement of optical pickup - Chassis exploded view parts list - Chassis exploded view - Block diagram - Wiring view - Printed circuit board view parts list -7 Schematic diagram (Amplifier section
3、) - Printed circuit board view 1- Schematic diagram (CD resets at Low. (no pull-up resistance) 24C. OUTOTrack number count signal output. 25SENS1OOutputs FZC, DFCT1, TZC, BALH, TGH, FOH, ATSC, and others according to the command from CPU. 26SENS2OOutputs DFCT2, MIRR, BALL, TGL, FOL, and others accor
4、ding to the command from the CPU. 27FOKOFocus OK comparator output. 28 CC2IInput for the defect bottom hold output with capa- citance coupled. 29CC1ODefect bottom hold output. Connected internally to the interruption comparator input. 30CBIConnection pin for defect bottom hold capacitor. 31CPI 32RF_
5、II 33RF_OO 34RF_MI Connection pin for MIRR hold capacitor. MIRR comparator non-inverted input. Input for the RF summing amplifier output with capa- citance coupled. RF sunning amplifier output. Eyepattern check point. RF summing amplifier inverted input. The RF amplifier gain is determined by the re
6、sistance connected between this pin and RFO pin. 35RFTCIExternal time constant setting pin during RF level control. 36LDOAPC amplifier output. 37PDIAPC amplifier input. 38PD1I 39PD2I RF I-V amplifier inverted input. Connect these pins to the photo diode A + C and B + D pins. 40FE_BIASIBias adjustmen
7、t of focus error amplifier. Leave this pin open for automatic adjustment. 41FI 42IE 43EII-V amplifier E gain adjustment. (When not using automatic balance adjustment) 44VEE Negative power supply. 45TEOOTracking error amplifier output. E-F signal is output. 46LPFIIComparator input for balance adjustm
8、ent. (Input from TEO through LPF) 47TEI ITracking error input. 48ATSC I Window comparator input for ATSC detection. 49TZC I Tracking zero-cross comparator input. 50TDFCTICapacitor connection pin for defect time constant. 51VCO(VCC + VEE)/2 direct voltage output. 52FZCIFocus zero-cross comparator inp
9、ut. CR-305X ? 12 ? CR-305X Q301:CXD2589Q (CD Digital Signal Processor) Bloch Diagram EFM demodurator Clock Generator OSC Error Corrector D/A Interface Serial-In Interface Over Sampling Digital Filter Timing Logic 3rd-Order Noise Shaper PWM PWM 16K RAM Digital OUT Digital CLV CPU Interface Servo Auto
10、 Sequencer Asymmetry Corrector Digital PLL Sub Code Processor C4M RF ASYI ASYO BIAS XPCK FILO FILI PCO CLTV FOK SEIN CNIN DATO XLTO CLKO SENS DATA XLAT CLOK XLON SCOR SBSO EXCK SQSO SQCK MDP DOUT LOUT2 AIN2 AOUT2 LOUT1 AIN1 AOUT1 XTSL VPCO VCKI V16M VCTL XUGF GFS EMPH WFCK C2PO LRCK PCMD BCK EMPHI L
11、RCKI PCMDI BCKI SYSM RMUT LMUT XTAI XTAO PWMI XRST TES1 TEST SPOA SPOB 4039 38 37 36 35 31 33 4142434447 48 515049 52 53 545556 57 58 59 70 66 6567 62 71 767574 79 2 3 98 7654 10 11 12 13 1415 1617 18 21 23 24 28272625 29 30 22 51 25 2627 2847 49 54 5650 39 414355 40 42 44 62 24 23 79 2 3 70 71 52 3
12、5 37 38 36 48 30 31 29 33 18 10 11 12 13 146789 15 16 17 57 58 59 542122537475 766766 65 ? 13 ? Terminal description Pin No. SymbolI/O Description Pin No. Symbol I/O Description 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 VSS L
13、MUT RMUT SQCK SQSO SENS DATA XLAT CLOK SEIN CNIN DATO XLTO CLKO SPOA SPOB XLON FOK VDD VSS MDP PWMI TEST TES1 VPCO VCKI V16M VCTL PCO FILO FILI AVSS CLTV AVDD RF BIAS ASYI ASYO LRCK LRCKI PCMD PCMDI O O I O O I I I I I O O O I I O I O I I I O I O I O O I I I I I O O I O I GND Left-channel zero detec
14、tion flag. Right-channel zero detection flag. SQSO readout clock input. Sub Q 80-bit serial output. SENS output to CPU. Serial data input from CPU. Latch input from CPU. Serial data is latched at the falling edge. Serial data transfer clock input from CPU. SENS input from SSP. Track jump count signa
15、l input. Serial data output to SSP. Serial data latch output to SSP. Latched at the falling edge. Serial data transfer clock output to SSP. Microcomputer extended interface (input A). Microcomputer extended interface (input B). Microcomputer extended interface (output). Focus OK input. Used for SENS
16、 output and the servo auto sequencer. Power supply (+5V). GND Spindle motor servo control. Spindle motor external control input. TEST pin; normally GND. TEST pin; normally GND. Charge pump output for the wide-band EFM PLL. VCO2 oscillation input for the wide-band EFM PLL. VCO2 oscillation output for
17、 the wide-band EFM PLL. VCO2 control voltage input for the wide-band EFM PLL. Master PLL charge pump output. Master PLL (slave = digital PLL) filter output. Master PLL filter input. Analog GND. Master VCO control voltage input. Analog power supply (+5V). EFM signal input. Constant current input of t
18、he asymmetry circuit. Asymmetry comparator voltage input. EFM full-swing output (low = VSS, high = VDD). D/A interface. LR clock output f = Fs. LR clock input. D/A interface. Serial data output (twos complement, MSB first). D/A interface. Serial data input (twos complement, MSB first). D/A interface
19、. Bit clock output. D/A interface. Bit clock input. GND Power supply (+5V). XUGF output. Switched to MNT1 or RFCK output by a command. XPLCK output. Switched to MNT0 output by a com- mand. GFS output. Switched to MNT3 or XRAOF output by a command. C2PO output. Switched to GTOP output by a com- mand.
20、 Crystal selector input. Low: 16.9344MHz; high: 33.8688MHz. 4.2336MHz output. 1/4 frequency-divided VCKI out- put in CAV-W mode. Digital Out output. Outputs a high signal when the playback disc has emphasis, and a low signal when there is no emphasis. Inputs a high signal when de-emphasis is on, and
21、 a low signal when de-emphasis is off. WFCK output. Outputs a high signal when either subcode sync S0 or S1 is detected. Sub P to W serial output. SBSO readout clock input. GND Power supply (+5V). Mute input. Active when high. Analog GND. Analog power supply (+5V). Left-channel analog output. Left-c
22、hannel operational amplifier input. Left-channel LINE output. Analog GND. Power supply for master clock. Crystal oscillation circuit input. Input the external master clock via this pin. Crystal oscillation circuit output. GND for master clock. Analog GND. Right-channel LINE output. Right-channel ope
23、rational amplifier input. Right-channel analog output. Analog power supply (+5V). Analog GND. System reset. Reset when low. Power supply (+5V). 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 O I O O O O I O O O I O O O I I O I O I O
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- Onkyo CR305X rec sm 维修 电路 原理图