Denon-AVRX2200W-avr-sm维修电路原理图.pdf
《Denon-AVRX2200W-avr-sm维修电路原理图.pdf》由会员分享,可在线阅读,更多相关《Denon-AVRX2200W-avr-sm维修电路原理图.pdf(185页珍藏版)》请在收音机爱好者资料库上搜索。
1、MODELJPE3E2EKEAE1E1CE1K AVR-X2200WPPPP AVR-S910WP INTEGRATED NETWORK AV RECEIVER Ver. 4 Please use this service manual with referring to the operating instructions without fail. Some illustrations using in this service manual are slightly different from the actual set. For purposes of improvement, s
2、pecifications and design are subject to change without notice. Please refer to the MODIFICATION NOTICE.e SERVICE MANUAL e D must connect recommended filter 44VCOMONoADC common voltage output; must connect external decoupling capacitor 45AGNDADGround, for ADC analog 46VCCADPower supply, 5.0 V (typ.),
3、 for ADC analog 47VINLINoADC analog voltage input, left channel 48VINRINoADC analog voltage input, right channel (1) Schmitt trigger input (2) Schmitt trigger input (3) Open-drain configuration in I2C mode (4) Onboard pull-down resistor (50 k, typical) (5) CMOS Schmitt trigger input PCM9211 BLOCK DI
4、AGRAM Clock/Data Recovery MPIO_A SELECTOR MPIO_C SELECTOR MPIO _B SELECTOR ADC Com. Supply MPO0/1 SELECTOR MPO0 MPO1 MAIN OUTPUT SCKO BCK LRCK DOUT PORT RXIN8 RXIN9 RXIN10 RXIN11 DITOUT AUTO DIR ADC AUXIN0 AUXIN1 AUXIN2 AUTO DIR ADC AUXIN0 AUXIN1 AUXIN2 AUTO DIR ADC AUXIN0 AUXIN1 DIT Lock:DIR Unlock
5、:ADC AUXIN2 AUXOUT OSC Divider XMCKO Divider XMCKO DITOUT RECOUT0 RECOUT1 AUXIN0 AUXIN1 ADC Standalone ADC Mode Control Function Control REGISTER POWER SUPPLY MC /SCL MDI/SDA MDO /ADR0 MS/ADR1 FILT PLL DIR Lock Detection ERROR/INT0 NPCM/INT1 ADC Clock (SCK/BCK/LRCK) (To MPIO _A & MPO0/1) ADC MODE DI
6、R CS (48-bit) DIT CS (48-bit) DIR Interrupt GPIO/GPO Data MPIO_A MPIO_B MPIO_C MPO0 MPO1 Divider (to MPIO_A) Secondary BCK/LRCK Selector RECOUT0 RECOUT1 SBCK/SLRCK DOUT RXIN7 SCKO/BCK/LRCK RXIN0 RXIN1 RXIN2 RXIN4/ASCKI0 RXIN3 RXIN5/ABCKI0 RXIN6/ALRCKI0 RXIN7/ADIN0RXIN7 RXIN6 RXIN5 RXIN4 RXIN3 RXIN2
7、RXIN1 RXIN0 MPIO_A0 MPIO_A1 MPIO_A2 MPIO_A3 VINL VINR VCOM MPIO _C0 MPIO _C1 MPIO _C2 MPIO _C3 XTI XTO AGNDVDDRXGNDRXDVDDVCCADAGNDADDGNDVCC ADC ANALOG DIR ANALOG ALL DIR ANALOG SPI/I C INTERFACE 2 Reset and Mode Set All Port f Calculator S DIR f Calculator S DIR P and P CD EXTRA DIR FUNCTIONS f Calc
8、ulator S ERROR DETECTION Non-PCM DETECTION Flags DTS-CD/LD Detection Validity Flag User Data Channel Status Data BFRAME Detection Interrupt System MPIO_B3 MPIO_B2 MPIO_B1 MPIO_B0 RST PCM9211 SBAS495 JUNE 2010 BLOCK DIAGRAM Copyright 2010, Texas Instruments IncorporatedSubmit Documentation Feedback9
9、Product Folder Link(s): PCM9211 150 CS49844A (HDMI : U1073) VDD3 BDI*, DAI1_SCLK1, GPIO71 BDI*, DAI1_D0, GPIO64 GNDIO4 VDDIO4 SD_D2, EXT_D10 SD_D11, EXT_D3 SD_D15, EXT_D7 SD_D12, EXT_D4 DAO3_D3, XMTA, GPIO113 SD_D14, EXT_D6 SD_D7, EXT_D15 SD_D13, EXT_D5 GND10 SD_D0, EXT_D8 SD_D3, EXT_D11 SD_D5, EXT_
10、D13 SD_D1, EXT_D9 VDD9 DAO3_D7, XMTB, GPIO115 DAO3_D2, GPIO33 SCP_MOSI, GPIO147 SCP1_MISO_SDA, GPIO146 SCP1_CLK, GPIO148 SCP2_CS SCP1_IRQ, GPIO144_OD DAI1_SCLK2, GPIO73 VDDIO1 GNDIO1 DAI1_LRCK2, GPIO72 RESET DBDA1 DBCK0 EE_CS0, GPIO1 DAI1_D4, GPIO68 BDI*, DAI1_D2, GPIO66 BDI*, DAI1_D1, GPIO65 SD_CS,
11、 EXT_OE SD_BA0, EXT_A13 SD_CAS, EXT_CS2 GND1 VDD2 DAI1_D5, GPIO69 EE_CS1. GPIO0 VDD10 BDI* DAI1_D3, GPIO67 VDD1 GND2 TEST_EN SD_BA1, EXT_A14 GND3 BDI*, DAI1_LRCK1, GPIO70 SD_A10, EXT_A12 DBDA0 DBCK1 GND8 VDD8 SCP1_CS, GPIO145 SD_D4, EXT_D12 GND9 SCP_BSY, GPIO143_OD DA03_D1, GPIO32 DA03_D5, GPIO34 DA
12、O3_D6, GPIO35 SD_DQM0, EXT_A15 SD_WE, EXT_WE SD_A3, EXT_A3, SD_A2, EXT_A2 SD_D6, EXT_D14 SD_RAS, EXT_CS1 SD_A1, EXT_A1 SD_A0, EXT_A0 1 5 9 10 13 18 21 24 27 33 36 15 25 30 35 101 98 94 91 86 83 76 73 75 80 85 90 95 100 105 108 CS49844A 144-Pin LQFP Package (with Thermal Pad) 151 W9864G6KH-5 (HDMI :
13、U1023) W9864G6KH-5 Pin description W9864G6KH Publication Release Date: Nov. 12, 2013 - 4 - Revision A02 4. PIN CONFIGURATION 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 DQ0 DQ1 DQ2 DQ3 DQ4 DQ
14、5 DQ6 DQ7 LDQM CAS RAS CS BS0 BS1 A10/AP A0 A1 A2 A3 DQ15 DQ14 DQ13 DQ12 DQ11 DQ10 DQ9 DQ8 NC UDQM CLK CKE NC A11 A9 A8 A7 A6 A5 A4 VDDQ VDDQ VSSQ VSSQ VDD VDD VSS VSSQ VSSQ VDDQ VSS VSS WE VDD VDDQ W9864G6KH Publication Release Date: Nov. 12, 2013 - 5 - Revision A02 5. PIN DESCRIPTION PIN NUMBERPIN
15、 NAME FUNCTION DESCRIPTION 23 26, 22, 29 35 A0 A11 Address Multiplexed pins for row and column address. Row address: A0 A11. Column address: A0 A7. A10 is sampled during a precharge command to determine if all banks are to be precharged or bank selected by BS0, BS1. 20, 21BS0, BS1 Bank Select Select
16、 bank to activate during row address latch time, or bank to read/write during address latch time. 2, 4, 5, 7, 8, 10, 11, 13, 42, 44, 45, 47, 48, 50, 51, 53 DQ0 DQ15 Data Input/ Output Multiplexed pins for data output and input. 19 CS Chip Select Disable or enable the command decoder. When command de
17、coder is disabled, new command is ignored and previous operation continues. 18 Row Address Strobe Command input. When sampled at the rising edge of the clock , CAS and WE define the operation to be executed. 17 CAS Column Address Strobe Referred to 16 WE Write Enable Referred to 39, 15 UDQM LDQM Inp
18、ut/output mask The output buffer is placed at Hi-Z (with latency of 2) when DQM is sampled high in read cycle. In write cycle, sampling DQM high will block the write operation with zero latency. 38 CLK Clock Inputs System clock used to sample inputs on the rising edge of clock. 37 CKE Clock Enable C
19、KE controls the clock activation and deactivation. When CKE is low, Power Down mode, Suspend mode, or Self Refresh mode is entered. 1, 14, 27 VDD Power Power for input buffers and logic circuit inside DRAM. 28, 41, 54 VSS Ground Ground for input buffers and logic circuit inside DRAM. 3, 9, 43, 49 VD
20、DQ Power for I/O buffer Separated power from VDD, to improve DQ noise immunity. 6, 12, 46, 52VSSQ Ground for I/O buffer Separated ground from VSS, to improve DQ noise immunity. 36, 40 NC No ConnectionNo connection. 152 W9864G6KH-5 Block diagram W9864G6KH Publication Release Date: Nov. 12, 2013 - 6 -
21、 Revision A02 6. BLOCK DIAGRAM CLK CKE A10 CLOCK BUFFER COMMAND DECODER ADDRESS BUFFER REFRESH COUNTER COLUMN COUNTER CONTROL SIGNAL GENERATOR MODE REGISTER COLUMN DECODER SENSE AMPLIFIER CELL ARRAY BANK #2 COLUMN DECODER SENSE AMPLIFIER CELL ARRAY BANK #0 COLUMN DECODER SENSE AMPLIFIER CELL ARRAY B
22、ANK #3 DATA CONTROL CIRCUIT DQ BUFFER COLUMN DECODER SENSE AMPLIFIER CELL ARRAY BANK #1 NOTE: The cell array configuration is 4096 * 256 * 16 A0 A9 BS0 BS1 CS RAS CAS WE A11 153 PCM1690 (HDMI : U1048) PCM1690 Pin Function TERMINAL I/O PULL- DOWN 5-V TOLERANT DESCRIPTION NAMEPIN RSV21Reserved, tied t
23、o analog ground RSV12Reserved, left open RSV23Reserved, tied to analog ground RSV14Reserved, left open RSV25Reserved, tied to analog ground LRCK6IYesNoAudio data word clock input BCK7IYesNoAudio data bit clock input DIN18INoNoAudio data input for DAC1 and DAC2 DIN29INoNoAudio data input for DAC3 and
24、 DAC4 DIN310INoNoAudio data input for DAC5 and DAC6 DIN411INoNoAudio data input for DAC7 and DAC8 VDD12Digital power supply, +3.3 V DGND13Digital ground SCKI14INoYesSystem clock input RST15IYesYesReset and power-down control input with active low ZERO116ONoNoZero detect flag output 1 ZERO217ONoNoZer
- 配套讲稿:
如PPT文件的首页显示word图标,表示该PPT已包含配套word讲稿。双击word图标可打开word文档。
- 特殊限制:
部分文档作品中含有的国旗、国徽等图片,仅作为作品整体效果示例展示,禁止商用。设计者仅对作品中独创性部分享有著作权。
- 关 键 词:
- Denon AVRX2200W avr sm 维修 电路 原理图